PWP-14

## HIGH-SPEED RAIL-TO-RAIL OUTPUT VIDEO AMPLIFIERS

## FEATURES

- High Speed
- 100 MHz Bandwidth (-3 dB, G=2)
- 900 V/us Slew Rate
- Excellent Video Performance
- 50 MHz Bandwidth ( $0.1 \mathrm{~dB}, \mathrm{G}=2$ )
- 0.007\% Differential Gain
- $0.007^{\circ}$ Differential Phase
- Rail-to-Rail Output Swing
- $\mathrm{V}_{\mathrm{O}}=-4.5 / 4.5\left(\mathrm{R}_{\mathrm{L}}=150 \Omega\right)$
- High Output Drive, $\mathrm{I}_{\mathrm{O}}=100 \mathrm{~mA}$ (typ)
- Ultralow Distortion
- HD2 $=-78 \mathrm{dBc}\left(\mathrm{f}=5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=150 \Omega\right)$
$-\mathrm{HD} 3=-85 \mathrm{dBc}\left(\mathrm{f}=5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=150 \Omega\right.$ )


## - Wide Range of Power Supplies

- $\mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}$ to 15 V


## DESCRIPTION

## APPLICATIONS

- Video Line Driver
- Imaging
- DVD / CD ROM
- Active Filtering
- General Purpose Signal Chain Conditioning

VIDEO DRIVE CIRCUIT


The SN1050x family is a set of rail-to-rail output single, dual, and triple low-voltage, high-output swing, lowdistortion high-speed amplifiers ideal for driving data converters, video switching, or low distortion applications. This family of voltage feedback amplifiers can operate from a single $15-\mathrm{V}$ power supply down to a single $3-\mathrm{V}$ power supply while consuming only 14 mA of quiescent current per channel. In addition, the family offers excellent ac performance with $100-\mathrm{MHz}$ bandwidth, $900-\mathrm{V} / \mu$ s slew rate and harmonic distortion (THD) at -78 dBc at 5 MHz .

| DEVICE | DESCRIPTION |
| :---: | :---: |
| SN10501 | Single |
| SN10502 | Dual |
| SN10503 | Triple |

FREQUENCY RESPONSE


Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLOS408A - MARCH 2003 - REVISED DECEMBER 2003

## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range unless otherwise noted ${ }^{(1)}$

|  | UNIT |
| :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{S}}$ | 18 V |
| Input voltage, $\mathrm{V}_{1}$ | $\pm \mathrm{V}_{\text {S }}$ |
| Output current, $\mathrm{I}^{(2)}$ | 150 mA |
| Differential input voltage, $\mathrm{V}_{\text {ID }}$ | 4 V |
| Continuous power dissipation See Dissi | See Dissipation Rating Table |
| Maximum junction temperature, $\mathrm{T}_{\mathrm{J}}{ }^{(3)}$ | $150^{\circ} \mathrm{C}$ |
| Maximum junction temperature, continuous operation, longterm reliability, $\mathrm{T}_{\jmath}{ }^{(4)}$ | $125^{\circ} \mathrm{C}$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds | $300^{\circ} \mathrm{C}$ |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.
(2) The SN1050x may incorporate a PowerPAD on the underside of the chip. This acts as a heatsink and must be connected to a thermally dissipative plane for proper power dissipation. Failure to do so may result in exceeding the maximum junction temperature which could permanently damage the device. See TI technical brief SLMA002 and SLMA004 for more information about utilizing the PowerPAD thermally enhanced package.
(3) The absolute maximum temperature under any condition is limited by the constraints of the silicon process.
(4) The maximum junction temperature for continuous operation is limited by package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device


This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE DISSIPATION RATINGS

| PACKAGE | $\begin{gathered} \Theta \mathrm{JC} \\ \left({ }^{\circ} \mathrm{C} / \mathrm{W}\right) \end{gathered}$ | $\begin{aligned} & \Theta_{\mathrm{JA}}{ }^{(1)} \\ & \left({ }^{\circ} \mathbf{C} / \mathbf{W}\right) \end{aligned}$ | POWER RATING(2) |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathrm{A}} \leq 25^{\circ} \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ |
| DBV (5) | 55 | 255.4 | 391 mW | 156 mW |
| D (8) | 38.3 | 97.5 | 1.02 W | 410 mW |
| D (14) | 26.9 | 66.6 | 1.5 W | 600 mW |
| DGK (8) | 54.2 | 260 | 385 mW | 154 mW |
| DGN (8) | 4.7 | 58.4 | 1.71 W | 685 mW |
| PWP (14) | 2.07 | 37.5 | 2.67 W | 1.07 W |

(1) This data was taken using the JEDEC standard High-K test PCB.
(2) Power rating is determined with a junction temperature of $125^{\circ} \mathrm{C}$. This is the point where distortion starts to substantially increase. Thermal management of the final PCB should strive to keep the junction temperature at or below $125^{\circ} \mathrm{C}$ for best performance and long term reliability.

RECOMMENDED OPERATING CONDITIONS

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage, <br> $\left(V_{\mathrm{S}_{+}}\right.$and $\left.\mathrm{V}_{\mathrm{S}_{-}}\right)$ | Dual supply | $\pm 1.35$ | $\pm 9$ | V |
|  | Single <br> supply | 2.7 | 18 |  |
|  | Input common-mode <br> voltage range |  |  | $\mathrm{V}_{\mathrm{S}_{-}+1.1}$ | $\mathrm{~V}_{\mathrm{S}_{+}-1.1}$ | V C

## PACKAGE/ORDERING INFORMATION

| TEMPERATURE | PACKAGED DEVICES |  |  | PACKAGE TYPE | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | SINGLE | DUAL | TRIPLE |  |  |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | SN10501DBVT | --- | --- | SOT-23-5 | Tape and Reel, 250 |
|  | SN10501DBVR | --- | --- | SOT-23-5 | Tape and Reel, 3000 |
|  | SN10501DGK | SN10502DGK | --- | MSOP-8 | Rails, 75 |
|  | SN10501DGKR | SN10502DGKR | --- | MSOP-8 | Tape and Reel, 2500 |
|  | SN10501DGN | SN10502DGN | --- | MSOP-8-PP | Rails, 75 |
|  | SN10501DGNR | SN10502DGNR | --- | MSOP-8-PP | Tape and Reel, 2500 |
|  | SN10501D | SN10502D | SN10503D | SOIC | Rails, 75 |
|  | SN10501DR | SN10502DR | SN10503DR | SOIC | Tape and Reel, 2500 |
|  | --- | --- | SN10503PWP | TSSOP-14-PP | Rails, 75 |
|  | --- | --- | SN10503PWPR | TSSOP-14-PP | Tape and Reel, 2000 |

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=150 \Omega$, and $\mathrm{G}=2$ unless otherwise noted

| PARAMETER | TEST CONDITIONS | TYP | OVER TEMPERATURE |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $25^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & 70^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ 85^{\circ} \mathrm{C} \end{gathered}$ | UNITS | MIN/ <br> MAX |
| AC PERFORMANCE |  |  |  |  |  |  |  |
| Small signal bandwidth | $\mathrm{G}=1, \mathrm{~V}_{\mathrm{O}}=100 \mathrm{mV} \mathrm{PP}$ | 170 |  |  |  | MHz | Typ |
|  | $\mathrm{G}=2, \mathrm{~V}_{\mathrm{O}}=100 \mathrm{mV} \mathrm{PP}, \mathrm{R}_{\mathrm{f}}=1 \mathrm{k} \Omega$ | 100 |  |  |  | MHz | Typ |
|  | $\mathrm{G}=10, \mathrm{~V}_{\mathrm{O}}=100 \mathrm{mV} \mathrm{PP}, \mathrm{R}_{\mathrm{f}}=1 \mathrm{k} \Omega$ | 12 |  |  |  | MHz | Typ |
| 0.1 dB flat bandwidth | $\mathrm{G}=2, \mathrm{~V}_{\mathrm{O}}=100 \mathrm{mV} \mathrm{PP}, \mathrm{R}_{\mathrm{f}}=1.43 \mathrm{k} \Omega$ | 50 |  |  |  | MHz | Typ |
| Gain bandwidth product | $\mathrm{G}>10, \mathrm{f}=1 \mathrm{MHz}, \mathrm{R}_{\mathrm{f}}=1 \mathrm{k} \Omega$ | 120 |  |  |  | MHz | Typ |
| Full-power bandwidth(1) | $\mathrm{G}=2, \mathrm{~V} \mathrm{O}= \pm 2.5 \mathrm{Vpp}$ | 57 |  |  |  | MHz | Typ |
| Slew rate | $\mathrm{G}=2, \mathrm{~V} \mathrm{~V}^{\prime}= \pm 2.5 \mathrm{Vpp}$ | 900 |  |  |  | V/us | Min |
| Settling time to 0.1\% | $\mathrm{G}=-2, \mathrm{~V}_{\mathrm{O}}= \pm 2 \mathrm{Vpp}$ | 25 |  |  |  | ns | Typ |
| Settling time to 0.01\% | $\mathrm{G}=-2, \mathrm{~V}_{\mathrm{O}}= \pm 2 \mathrm{Vpp}$ | 52 |  |  |  | ns | Typ |
| Harmonic distortion | $\mathrm{G}=2, \mathrm{VO}=2 \mathrm{VPP}, \mathrm{f}=5 \mathrm{MHz}$ |  |  |  |  |  |  |
| Second harmonic distortion | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | -78 |  |  |  | dBc | Typ |
| Third harmonic distortion | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | -85 |  |  |  | dBc | Typ |
| Differential gain (NTSC, PAL) | $\mathrm{G}=2, \mathrm{R}=150 \Omega$ | 0.007 |  |  |  | \% | Typ |
| Differential phase (NTSC, PAL) | $\mathrm{G}=2, \mathrm{R}=150 \Omega$ | 0.007 |  |  |  | - | Typ |
| Input voltage noise | $\mathrm{f}=1 \mathrm{MHz}$ | 13 |  |  |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | Typ |
| Input current noise | $\mathrm{f}=1 \mathrm{MHz}$ | 0.8 |  |  |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ | Typ |
| Crosstalk (dual and triple only) | $\mathrm{f}=5 \mathrm{MHz}$ Ch-to-Ch | -90 |  |  |  | dB | Typ |

(1) Full-power bandwidth $=S R / 2 \pi V p p$

| DC PERFORMANCE |  |  |  |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Open-loop voltage gain (AOL) | $\mathrm{V}_{\mathrm{O}}= \pm 2 \mathrm{~V}$ | 100 | 80 | 75 | 75 | dB | Min |
| Input offset voltage | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | 12 | 25 | 30 | 30 | mV | Max |
| Input bias current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | 0.9 | 3 | 5 | 5 | $\mu \mathrm{~A}$ | Max |
| Input offset current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | 100 | 500 | 700 | 700 | nA | Max |


| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Common-mode input range |  | -4/4 | -3.9 / 3.9 |  |  | V | Min |
| Common-mode rejection ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 2 \mathrm{~V}$ | 94 | 70 | 65 | 65 | dB | Min |
| Input resistance |  | 33 |  |  |  | $\mathrm{M} \Omega$ | Typ |
| Input capacitance | Common-mode / differential | 1 / 0.5 |  |  |  | pF | Max |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |
| Output voltage swing | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | -4.5/4.5 |  |  |  | V | Typ |
|  | $\mathrm{R}_{\mathrm{L}}=499 \Omega$ | -4.7/4.7 | -4.5/4.5 | -4.4/4.4 | -4.4/4.4 | V | Min |
| Output current (sourcing) | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ | 100 | 92 | 88 | 88 | mA | Min |
| Output current (sinking) | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ | -100 | -92 | -88 | -88 | mA | Min |
| Output impedance | $\mathrm{f}=1 \mathrm{MHz}$ | 0.09 |  |  |  | $\Omega$ | Typ |

## POWER SUPPLY

| Specified operating voltage |  | $\pm 5$ | $\pm 9$ | $\pm 9$ | $\pm 9$ | V | Max |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum quiescent current | Per channel | 14 | 18 | 20 | 22 | mA | Max |
| Power supply rejection ( $\pm$ PSRR) |  | 75 | 62 | 60 | 60 | dB | Min |

SLOS408A - MARCH 2003 - REVISED DECEMBER 2003

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=150 \Omega$, and $\mathrm{G}=2$ unless otherwise noted

| PARAMETER | TEST CONDITIONS | TYP | OVER TEMPERATURE |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $25^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to } \\ 70^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ 85^{\circ} \mathrm{C} \end{gathered}$ | UNITS | MIN/ MAX |
| AC PERFORMANCE |  |  |  |  |  |  |  |
| Small signal bandwidth | $\mathrm{G}=1, \mathrm{~V}_{\mathrm{O}}=100 \mathrm{mV} \mathrm{PP}$ | 170 |  |  |  | MHz | Typ |
|  | $\mathrm{G}=2, \mathrm{~V}_{\mathrm{O}}=100 \mathrm{mV} \mathrm{PP}, \mathrm{R}_{\mathrm{f}}=1.5 \mathrm{k} \Omega$ | 100 |  |  |  | MHz | Typ |
|  | $\mathrm{G}=10, \mathrm{~V}_{\mathrm{O}}=100 \mathrm{mV} \mathrm{PP}, \mathrm{R}_{\mathrm{f}}=1.5 \mathrm{k} \Omega$ | 12 |  |  |  | MHz | Typ |
| 0.1 dB flat bandwidth | $\mathrm{G}=2, \mathrm{~V}_{\mathrm{O}}=100 \mathrm{mV} \mathrm{PP}, \mathrm{R}_{\mathrm{f}}=1.24 \mathrm{k} \Omega$ | 50 |  |  |  | MHz | Typ |
| Gain bandwidth product | $\mathrm{G}>10, \mathrm{f}=1 \mathrm{MHz}, \mathrm{R}_{\mathrm{f}}=1.5 \mathrm{k} \Omega$ | 120 |  |  |  | MHz | Typ |
| Full-power bandwidth(1) | $\mathrm{G}=2, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{~V}$ step | 60 |  |  |  | MHz | Typ |
| Slew rate | $\mathrm{G}=2, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{~V}$ step | 750 |  |  |  | V/us | Min |
| Settling time to 0.1\% | $\mathrm{G}=-2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V}$ step | 27 |  |  |  | ns | Typ |
| Settling time to 0.01\% | $\mathrm{G}=-2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{Vpp}$ | 48 |  |  |  | ns | Typ |
| Harmonic distortion | $\mathrm{G}=2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \mathrm{PP}, \mathrm{f}=5 \mathrm{MHz}$ |  |  |  |  |  |  |
| Second harmonic distortion | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | -82 |  |  |  | dBc | Typ |
| Third harmonic distortion | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | -88 |  |  |  | dBc | Typ |
| Differential gain (NTSC, PAL) | $\mathrm{G}=2, \mathrm{R}=150 \Omega$ | 0.014 |  |  |  | \% | Typ |
| Differential phase (NTSC, PAL) | $\mathrm{G}=2, \mathrm{R}=150 \Omega$ | 0.011 |  |  |  | - | Typ |
| Input voltage noise | $\mathrm{f}=1 \mathrm{MHz}$ | 13 |  |  |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | Typ |
| Input current noise | $\mathrm{f}=1 \mathrm{MHz}$ | 0.8 |  |  |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ | Typ |
| Crosstalk (dual and triple only) | $\mathrm{f}=5 \mathrm{MHz}$ Ch-to-Ch | -90 |  |  |  | dB | Typ |

(1) Full-power bandwidth $=\mathrm{SR} / 2 \pi \mathrm{Vpp}$

| DC PERFORMANCE | 100 | 80 | 75 | 75 | dB | Min |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Open-loop voltage gain $(\mathrm{AOL})$ | $\mathrm{V}_{\mathrm{O}}=1.5 \mathrm{~V}$ to 3.5 V | 12 | 25 | 30 | 30 | mV | Max |
| Input offset voltage | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$ | 0.9 | 3 | 5 | 5 | $\mu \mathrm{~A}$ | Max |
| Input bias current | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$ | 100 | 500 | 700 | 700 | nA | Max |
| Input offset current | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$ |  |  |  |  |  |  |


| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Common-mode input range |  | $1 / 4$ | 1.1 / 3.9 |  |  | V | Min |
| Common-mode rejection ratio | $\mathrm{V}_{\mathrm{CM}}=1.5 \mathrm{~V}$ to 3.5 V | 96 | 70 | 65 | 65 | dB | Min |
| Input resistance |  | 33 |  |  |  | $\mathrm{M} \Omega$ | Typ |
| Input capacitance | Common-mode / differential | 1/0.5 |  |  |  | pF | Max |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |
| Output voltage swing | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | $0.5 / 4.5$ |  |  |  | V | Typ |
|  | $\mathrm{R}_{\mathrm{L}}=499 \Omega$ | $0.2 / 4.8$ | $0.3 / 4.7$ | 0.4 / 4.6 | 0.4 / 4.6 | V | Min |
| Output current (sourcing) | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ | 95 | 85 | 80 | 80 | mA | Min |
| Output current (sinking) | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ | -95 | -85 | -80 | -80 | mA | Min |
| Output impedance | $\mathrm{f}=1 \mathrm{MHz}$ | 0.09 |  |  |  | $\Omega$ | Typ |


| POWER SUPPLY |  |  |  |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Specified operating voltage |  | 5 | 18 | 18 | 18 | V | Max |
| Maximum quiescent current | Per channel | 12 | 15 | 17 | 19 | mA | Max |
| Power supply rejection ( $\pm$ PSRR) |  | 70 | 62 | 60 | 60 | dB | Min |

INSTRUMENTS

## PIN ASSIGNMENTS

PACKAGE DEVICES


SN10501
D, DGK, DGN PACKAGE (TOP VIEW)


NC - No internal connection
SN10503
D, PWP PACKAGE
(TOP VIEW)


NC - No internal connection


TYPICAL CHARACTERISTICS

## TABLE OF GRAPHS

|  | FIGURE |
| :--- | :---: |
| Frequency response | $1-8$ |
| Small signal frequency response | 9,10 |
| Large signal frequency response | 11 |
| Slew rate vs Output voltage step | 12,13 |
| Harmonic distortion vs Frequency | 14,15 |
| Voltage and current noise vs Frequency | 16 |
| Differential gain vs Number of loads | 17,18 |
| Differential phase vs Number of loads | 19,20 |
| Quiescent current vs Supply voltage | 21 |
| Output voltage vs Load resistance | 22 |
| Open-loop gain and phase vs Frequency | 23 |
| Rejection ratio vs Frequency | 24 |
| Rejection ratio vs Case temperature | 25 |
| Common-mode rejection ratio vs Input common-mode range | 26,27 |
| Output impedance vs Frequency | 28,29 |
| Crosstalk vs Frequency | 30 |
| Input bias and offset current vs Case temperature | 31,32 |



Figure 1


Figure 4


Figure 7


Figure 2


Figure 5


Figure 8

FREQUENCY RESPONSE


Figure 3

Figure 6


Figure 9


Figure 10
SLEW RATE
vs
OUTPUT VOLTAGE STEP


Figure 13
VOLTAGE AND CURRENT NOISE
vs
FREQUENCY


Figure 16


Figure 11
HARMONIC DISTORTION
vs
FREQUENCY


Figure 14
DIFFERENTIAL GAIN
VS
NUMBER OF LOADS


Figure 17


Figure 12
HARMONIC DISTORTION
FREQUENCY


Figure 15
DIFFERENTIAL PHASE
VS
NUMBER OF LOADS


Figure 18

SLOS408A - MARCH 2003 - REVISED DECEMBER 2003


Figure 19
OUTPUT VOLTAGE
VS LOAD RESISTANCE


Figure 22


Figure 25

Figure 20
OPEN-LOOP GAIN AND PHASE
vs
FREQUENCY


Figure 23


Figure 26

Figure 21
REJECTION RATIO
VS
FREQUENCY


Figure 24
COMMON-MODE REJECTION RATIO
VS
INPUT COMMON-MODE RANGE
CMRR - Common-Mode Rejection Ratio - dB


Figure 27

SN10501
SN10502
www.ti.com
SN10503



Figure 31

INPUT BIAS AND OFFSET CURRENT


Figure 32

SLOS408A - MARCH 2003 - REVISED DECEMBER 2003

## APPLICATION INFORMATION

## HIGH-SPEED OPERATIONAL AMPLIFIERS

The SN1050x operational amplifiers are a family of single, dual, and triple rail-to-rail output voltage feedback amplifiers. The SN1050x family combines both a high slew rate and a rail-to-rail output stage.

## Applications Section Contents

- Wideband, Noninverting Operation
- Wideband, Inverting Gain Operation
- Video Drive Circuits
- Single Supply Operation
- Power Supply Decoupling Techniques and Recommendations
- Active Filtering With the SN1050x
- Driving Capacitive Loads
- Board Layout
- Thermal Analysis
- Additional Reference Material
- Mechanical Package Drawings


## WIDEBAND, NONINVERTING OPERATION

The SN1050x is a family of unity gain stable rail-to-rail output voltage feedback operational amplifiers designed to operate from a single 3-V to $15-\mathrm{V}$ power supply.

Figure 33 is the noninverting gain configuration of $2 \mathrm{~V} / \mathrm{V}$ used to demonstrate the typical performance curves.

Voltage feedback amplifiers, unlike current feedback designs, can use a wide range of resistors values to set their gain with minimal impact on their stability and frequency response. Larger-valued resistors decrease the loading effect of the feedback network on the output of the amplifier, but this enhancement comes at the expense of additional noise and potentially lower bandwidth. Feedback resistor values between $1 \mathrm{k} \Omega$ and $2 \mathrm{k} \Omega$ are recommended for most situations.


Figure 33. Wideband, Noninverting Gain Configuration

## WIDEBAND, INVERTING OPERATION

Since the SN1050x family are general-purpose, wideband voltage-feedback amplifiers, several familiar operational amplifier applications circuits are available to the designer. Figure 34 shows a typical inverting configuration where the input and output impedances and noise gain from Figure 33 are retained in an inverting circuit configuration. Inverting operation is one of the more common requirements and offers several performance benefits. The inverting configuration shows improved slew rates and distortion due to the pseudo-static voltage maintained on the inverting input.


Figure 34. Wideband, Inverting Gain Configuration

In the inverting configuration, some key design considerations must be noted. One is that the gain resistor $\left(R_{g}\right)$ becomes part of the signal channel input impedance. If the input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted pair, long PC board trace, or other transmission line conductors), $\mathrm{R}_{\mathrm{g}}$ may be set equal to the required termination value and $R_{f}$ adjusted to give the desired gain. However, care must be taken when dealing with low inverting gains, as the resultant feedback resistor value can present a significant load to the amplifier output. For an inverting gain of 2 , setting $R_{g}$ to $49.9 \Omega$ for input matching eliminates the need for $\mathrm{R}_{\mathrm{M}}$ but requires a $100-\Omega$ feedback resistor. This has an advantage of the noise gain becoming equal to 2 for a $50-\Omega$ source impedance-the same as the noninverting circuit in Figure 33. However, the amplifier output now sees the $100-\Omega$ feedback resistor in parallel with the external load. To eliminate this excessive loading, it is preferable to increase both $R_{g}$ and $R_{f}$, values, as shown in Figure 34, and then achieve the input matching impedance with a third resistor $\left(R_{M}\right)$ to ground. The total input impedance becomes the parallel combination of $R_{g}$ and $R_{M}$.

The last major consideration to discuss in inverting amplifier design is setting the bias current cancellation resistor on the noninverting input. If the resistance is set equal to the total dc resistance looking out of the inverting terminal, the output dc error, due to the input bias currents, is reduced to (input offset current) multiplied by $R_{f}$ in Figure 34, the dc source impedance looking out of the inverting terminal is $1.3 \mathrm{k} \Omega \|(1.3 \mathrm{k} \Omega+25.6 \Omega)=649 \Omega$. To reduce the additional high-frequency noise introduced by the resistor at the noninverting input, and power-supply feedback, $R_{\top}$ is bypassed with a capacitor to ground.

## SINGLE SUPPLY OPERATION

The SN1050x family is designed to operate from a single $3-\mathrm{V}$ to $15-\mathrm{V}$ power supply. When operating from a single power supply, care must be taken to ensure the input signal and amplifier are biased appropriately to allow for the maximum output voltage swing. The circuits shown in Figure 35 demonstrate methods to configure an amplifier in a manner conducive for single supply operation.


Figure 35. DC-Coupled Single Supply Operation

## VIDEO DRIVE CIRCUITS

Most video distribution systems are designed with $75-\Omega$ series resistors to drive a matched $75-\Omega$ cable. In order to deliver a net gain of 1 to the $75-\Omega$ matched load, the amplifier is typically set up for a voltage gain of +2 , compensating for the $6-\mathrm{dB}$ attenuation of the voltage divider formed by the series and shunt $75-\Omega$ resistors at either end of the cable. The circuit shown in Figure 36 applies to this requirement. Both the gain flatness and the differential gain / phase performance of the SN1050x provides exceptional results in video distribution applications.


Figure 36. Cable Drive Application

Differential gain and phase measure the change in overall small-signal gain and phase for the color subcarrier frequency ( 3.58 MHz in NTSC systems) vs changes in the large-signal output level (which represents luminance information in a composite video signal). The SN1050x, with the typical $150-\Omega$ load of a single matched video cable, shows less than $0.007 \% / 0.007^{\circ}$ differential gain/phase errors over the standard luminance range for a positive video (negative sync) signal. Similar performance is observed for negative video signals. In practice, similar performance is achieved even with three video loads as shown in Figure 37 due to the linear high-frequency output impedance of the SN1050x.


Figure 37. Video Distribution
The above circuit is suitable for driving video cables, provided that the length does not exceed a few feet. If longer cables are driven, the gain of the SN1050x can be increased to accommodate cable drops.

Configuring the SN1050x for single supply video applications is easily done. But, attention must be made to the bias voltages at the input and output to ensure the system works as desired. Unlike some video amplifiers, the input common-mode voltage range of the SN1050x amplifiers do not include the negative power supply, but rather it is about $1-\mathrm{V}$ from each power supply. For split supply configurations, this is very beneficial. But for single-supply systems, there are some design constraints that must be adhered to.

Figure 38 shows a single supply video configuration illustrating the dc bias voltages acceptable for the SN1050x. The lower end of the input common-mode range is specified as 1 V . While the upper end is limited to 4 V with the $5-\mathrm{V}$ supply shown, the output range and gain of 2 limits the highest acceptable input voltage to $4.5 \mathrm{~V} / 2=2.25 \mathrm{~V}$. The 4.5 -V output is what is typically expected with a $150-\Omega$ load. It is easily seen that the input voltage range and/or
the output voltage range will be the limiting factor in the total system and both specifications must be taken into account when designing a system.


Figure 38. DC-Coupled Single-Supply Video Amplifier

In most systems, this may be acceptable because most receivers are ac-coupled and set the blank level to the desired system value, typically 0 V ( 0 -IRE). But, to ensure full compatibility with any system, it is often desirable to place an ac-coupling capacitor on the output as shown in Figure 39. This eliminates the dc-bias voltage appearing at the amplifier output. To minimize field tilt, the size of this capacitor is typically $470 \mu \mathrm{~F}$, although values as small as $220 \mu \mathrm{~F}$ have been utilized with acceptable results.


Figure 39. AC-Coupled Output Single-Supply Video Amplifier

In some systems, the physical size and sometimes cost of a $470-\mu \mathrm{F}$ capacitor can be prohibitive. One way to circumvent this issue is to utilize two smaller capacitors in a feedback configuration as shown in Figure 40. This is commonly known as SAG correction. This circuit increases the gain of the amplifier up to $3 \mathrm{~V} / \mathrm{V}$ at low frequencies to counteract the increased impedance of the capacitor placed at the amplifier output. One issue that must be resolved is the gain at low frequencies is typically limited by the power-supply voltage and the output swing of the amplifier. Therefore, it is possible to saturate the amplifier at these low frequencies if full analysis is not done on this system which includes both input and output requirements.

SN10501


Figure 40. AC-Coupled SAG Corrected Output Single-Supply Video Amplifier

Many times the output of the video encoder or DAC does not have the capability to output the $1-\mathrm{V}$ to $2.25-\mathrm{V}$ range, but rather a $0-\mathrm{V}$ to $1.25-\mathrm{V}$ range. In this instance, the signal must be ac-coupled to the amplifier input as shown in Figure 41. Note that it does not matter what the voltage output of the DAC is, but rather the voltage swing should be kept less than $1.25 \mathrm{~V}_{\mathrm{PP}}$.


Figure 41. AC-Coupled Input and Output Single-Supply Video Amplifier

To have even more dynamic range at the output, the dc-bias at the output should be centered around 2.5 V for the $5-\mathrm{V}$ system shown. But, to have a wide output range the input must also have a wide range and should be centered around 2.5 V . The best ways to accomplish this is to either ac-couple the gain resistor or bias it at 2.5 V utilizing a reference supply as shown in Figure 42 and Figure 43.


Figure 42. AC-Coupled Wide Output Swing Single-Supply Video Amplifier


Figure 43. AC-Coupled Wide Output Swing Single-Supply Video Amplifier Utilizing Voltage Reference

Another configuration that can be beneficial is to utilize the amplifier in an inverting configuration is shown in Figure 44.


Figure 44. Inverting AC-Coupled Wide Output Swing Single-Supply Video Amplifier

## APPLICATION CIRCUITS

## Active Filtering With the SN1050x

High-frequency active filtering with the SN1050x is achievable due to the amplifier's high slew rate, wide bandwidth, and voltage feedback architecture. Several options are available for high-pass, low-pass, bandpass, and bandstop filters of varying orders. A simple two-pole low pass filter is presented here as an example, with two poles at 25 MHz .


Figure 45. A Two-Pole Active Filter With Two Poles Between 90 MHz and 100 MHz

## Driving Capacitive Loads

One of the most demanding, and yet very common, load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an A/D converter, including additional external capacitance, which may be recommended to improve A/D linearity. A high-speed, high open-loop gain amplifier like the SN1050x can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier's open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. When the primary considerations are frequency response flatness, pulse response fidelity, or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

## Power Supply Decoupling Techniques and Recommendations

Power supply decoupling is a critical aspect of any high-performance amplifier design process. Careful decoupling provides higher quality ac performance (most notably improved distortion performance). The following guidelines ensure the highest level of performance.

1. Place decoupling capacitors as close to the power supply inputs as possible, with the goal of minimizing the inductance of the path from ground to the power supply.
2. Placement priority should put the smallest valued capacitors closest to the device.
3. Use of solid power and ground planes is recommended to reduce the inductance along power supply return current paths, with the exception of the areas underneath the input and output pins.
4. Recommended values for power supply decoupling include a bulk decoupling capacitor ( 6.8 to $22 \mu \mathrm{~F}$ ), a mid-range decoupling capacitor ( $0.1 \mu \mathrm{~F}$ ) and a high frequency decoupling capacitor ( 1000 pF ) for each supply. A 100 pF capacitor can be used across the supplies as well for extremely high frequency return currents, but often is not required.

## BOARD LAYOUT

Achieving optimum performance with a high frequency amplifier like the SN1050x requires careful attention to board layout parasitics and external component types.
Recommendations that will optimize performance include:

1. Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional band limiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
2. Minimize the distance ( $<0.25$ ") from the power supply pins to high frequency $0.1-\mu \mathrm{F}$ decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power supply connections should always be decoupled with these capacitors. Larger ( $2.2-\mu \mathrm{F}$ to $6.8-\mu \mathrm{F}$ ) decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board.
3. Careful selection and placement of external components preserves the high frequency performance of the SN1050x. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-leaded resistors can also provide good high frequency performance. Again, keep their leads and PC board trace length as short as possible. Never use wire wound type resistors in a high frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal-film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values $>2.0 \mathrm{k} \Omega$, this parasitic capacitance can
add a pole and/or a zero below 400 MHz that can effect circuit operation. Keep resistor values as low as possible, consistent with load driving considerations. It has been suggested that a good starting point for design is to set the $R_{f}$ to $1.3 \mathrm{k} \Omega$ for low-gain, noninverting applications. Doing this automatically keeps the resistor noise terms low, and minimizes the effect of their parasitic capacitance.
4. Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces ( 50 mils to 100 mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set $R_{\text {ISO }}$ from the plot of recommended $R_{\text {ISO }}$ vs Capacitive Load. Low parasitic capacitive loads ( $<4 \mathrm{pF}$ ) may not need an $\mathrm{R}_{\text {(ISO) }}$, since the SN1050x is nominally compensated to operate with a 2-pF parasitic load. Higher parasitic capacitive loads without an $\mathrm{R}_{\text {(ISO) }}$ are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the $6-\mathrm{dB}$ signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50-\Omega$ environment is normally not necessary onboard, and in fact a higher impedance environment improves distortion as shown in the distortion versus load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the SN1050x is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device: this total effective impedance should be set to match the trace impedance. If the $6-\mathrm{dB}$ attenuation of a doubly terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of $\mathrm{R}_{\text {(ISO) }}$ vs Capacitive Load. This setting does not preserve signal integrity or a doubly-terminated line. If the input impedance of the destination device is low, there is some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

SLOS408A - MARCH 2003 - REVISED DECEMBER 2003
5. Socketing a high speed part like the SN1050x is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create a troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the SN1050x onto the board.

## THERMAL ANALYSIS

The SN1050x family of devices does not incorporate automatic thermal shutoff protection, so the designer must take care to ensure that the design does not violate the absolute maximum junction temperature of the device. Failure may result if the absolute maximum junction temperature of $150^{\circ} \mathrm{C}$ is exceeded.
The thermal characteristics of the device are dictated by the package and the PC board. Maximum power dissipation for a given package can be calculated using the following formula.

$$
P_{D \max }=\frac{T_{\max }-T_{A}}{\theta_{J A}}
$$

## where:

$P_{\text {Dmax }}$ is the maximum power dissipation in the amplifier (W). $\mathrm{T}_{\text {max }}$ is the absolute maximum junction temperature $\left({ }^{\circ} \mathrm{C}\right)$.
$\mathrm{T}_{\mathrm{A}}$ is the ambient temperature $\left({ }^{\circ} \mathrm{C}\right)$.
$\theta_{J A}=\theta_{J C}+\theta_{C A}$
$\theta_{\mathrm{Jc}}$ is the thermal coefficient from the silicon junctions to the case ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ).
$\theta_{C A}$ is the thermal coefficient from the case to ambient air ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ).

$\theta \mathrm{JA}=170^{\circ} \mathrm{C} / \mathrm{W}$ for $8-\mathrm{Pin}$ SOIC (D)
$\theta_{\mathrm{JA}}=324.1^{\circ} \mathrm{C} / \mathrm{W}$ for 5-Pin SOT-23 (DBV)
$\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$, No Airflow
Figure 46. Maximum Power Dissipation vs Ambient Temperature

When determining whether or not the device satisfies the maximum power dissipation requirement, it is important to consider not only quiescent power dissipation, but also dynamic power dissipation. Often maximum power dissipation is difficult to quantify because the signal pattern is inconsistent, but an estimate of the RMS power dissipation can provide visibility into a possible problem.

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | $\text { Eco Plan }{ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN10501D | ACTIVE | SOIC | D | 8 | 75 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DG4 | ACTIVE | SOIC | D | 8 | 75 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DGK | ACTIVE | MSOP | DGK | 8 | 80 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DGKG4 | ACTIVE | MSOP | DGK | 8 | 80 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br})$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DGKR | ACTIVE | MSOP | DGK | 8 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DGKRG4 | ACTIVE | MSOP | DGK | 8 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DGN | ACTIVE | MSOPPower PAD | DGN | 8 | 80 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DGNG4 | ACTIVE | MSOP- <br> Power <br> PAD | DGN | 8 | 80 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DGNR | ACTIVE | MSOP- <br> Power <br> PAD | DGN | 8 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DGNRG4 | ACTIVE | MSOP- <br> Power <br> PAD | DGN | 8 | 2500 | $\begin{aligned} & \text { Green (RoHS \& } \\ & \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{aligned}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DR | ACTIVE | SOIC | D | 8 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10501DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br})$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502D | ACTIVE | SOIC | D | 8 | 75 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502DG4 | ACTIVE | SOIC | D | 8 | 75 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502DGK | ACTIVE | MSOP | DGK | 8 | 80 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502DGKG4 | ACTIVE | MSOP | DGK | 8 | 80 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502DGKR | ACTIVE | MSOP | DGK | 8 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502DGKRG4 | ACTIVE | MSOP | DGK | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502DGN | ACTIVE | MSOP- <br> Power | DGN | 8 | 80 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |


| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | $\text { Eco Plan }{ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | PAD |  |  |  |  |  |  |
| SN10502DGNG4 | ACTIVE | MSOPPower PAD | DGN | 8 | 80 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502DGNR | ACTIVE | MSOP- <br> Power <br> PAD | DGN | 8 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502DGNRG4 | ACTIVE | MSOP- <br> Power PAD | DGN | 8 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502DR | ACTIVE | SOIC | D | 8 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10502DRG4 | ACTIVE | SOIC | D | 8 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10503D | ACTIVE | SOIC | D | 14 | 50 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10503DG4 | ACTIVE | SOIC | D | 14 | 50 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10503DR | ACTIVE | SOIC | D | 14 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10503DRG4 | ACTIVE | SOIC | D | 14 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN10503PWP | ACTIVE | HTSSOP | PWP | 14 | 90 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-2-260C-1 YEAR |
| SN10503PWPG4 | ACTIVE | HTSSOP | PWP | 14 | 90 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-2-260C-1 YEAR |
| SN10503PWPR | ACTIVE | HTSSOP | PWP | 14 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-2-260C-1 YEAR |
| SN10503PWPRG4 | ACTIVE | HTSSOP | PWP | 14 | 2000 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-2-260C-1 YEAR |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The $\mathrm{Pb}-\mathrm{Free} / \mathrm{Green}$ conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb -Free products are suitable for use in specified lead-free processes.
Pb -Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION



QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE


| Device | Package Type | Package Drawing | Pins | SPQ |  | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | $\begin{gathered} \text { P1 } \\ \text { (mm) } \end{gathered}$ | $\begin{gathered} \text { W } \\ (\mathrm{mm}) \end{gathered}$ | Pin1 Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN10501DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 9.0 | 3.15 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| SN10501DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 9.0 | 3.15 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| SN10501DGKR | MSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.2 | 3.3 | 1.6 | 8.0 | 12.0 | Q1 |
| SN10501DGNR | MSOP- <br> Power PAD | DGN | 8 | 2500 | 330.0 | 12.4 | 5.2 | 3.3 | 1.6 | 8.0 | 12.0 | Q1 |
| SN10501DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| SN10502DGKR | MSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.2 | 3.3 | 1.6 | 8.0 | 12.0 | Q1 |
| SN10502DGNR | MSOP- <br> Power PAD | DGN | 8 | 2500 | 330.0 | 12.4 | 5.2 | 3.3 | 1.6 | 8.0 | 12.0 | Q1 |
| SN10502DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| SN10503DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |
| SN10503PWPR | HTSSOP | PWP | 14 | 2000 | 330.0 | 12.4 | 6.67 | 5.4 | 1.6 | 8.0 | 12.0 | Q1 |

INSTRUMENTS
www.ti.com

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN10501DBVR | SOT-23 | DBV | 5 | 3000 | 182.0 | 182.0 | 20.0 |
| SN10501DBVT | SOT-23 | DBV | 5 | 250 | 182.0 | 182.0 | 20.0 |
| SN10501DGKR | MSOP | DGK | 8 | 2500 | 338.1 | 340.5 | 21.1 |
| SN10501DGNR | MSOP-PowerPAD | DGN | 8 | 2500 | 338.1 | 340.5 | 21.1 |
| SN10501DR | SOIC | D | 8 | 2500 | 346.0 | 346.0 | 29.0 |
| SN10502DGKR | MSOP | DGK | 8 | 2500 | 338.1 | 340.5 | 21.1 |
| SN10502DGNR | MSOP-PowerPAD | DGN | 8 | 2500 | 338.1 | 340.5 | 21.1 |
| SN10502DR | SOIC | D | 8 | 2500 | 346.0 | 346.0 | 29.0 |
| SN10503DR | SOIC | D | 14 | 2500 | 346.0 | 346.0 | 33.0 |
| SN10503PWPR | HTSSOP | PWP | 14 | 2000 | 346.0 | 346.0 | 29.0 |



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
D. Falls within JEDEC MO-178 Variation AA.

DGN (S-PDSO-G8) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL-OUTLINE PACKAGE


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http: //www.ti.com>.
E. Falls within JEDEC MO-187

PowerPAD is a trademark of Texas Instruments.

## THERMAL PAD MECHANICAL DATA DGN (S-PDSO-G8)

## THERMAL INFORMATION

This PowerPAD ${ }^{T M}$ package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).
For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.
The exposed thermal pad dimensions for this package are shown in the following illustration.


Top View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

## DGN (R-PDSO-G8) PowerPAD ${ }^{\text {MI }}$



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http: //www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a $50 \%$ volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
E. Falls within JEDEC MO-187 variation AA, except interlead flash.

D (R-PDSO-G8)
PLASTIC SMALL-OUTLINE PACKAGE


4040047-2/1 10/2008
NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed $.006(0,15)$ per end.
D Body width does not include interlead flash. Interlead flash shall not exceed $.017(0,43)$ per side.
E. Reference JEDEC MS-012 variation AA.

D (R-PDSO-G14) PLASTIC SMALL-OUTLINE PACKAGE


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed $.006(0,15)$ per end.
D. Body width does not include interlead flash. Interlead flash shall not exceed $.017(0,43)$ per side.
E. Reference JEDEC MS-012 variation AB.

PWP (R-PDSO-G**) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL-OUTLINE PACKAGE
20 PIN SHOWN


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http: //www.ti.com>.
E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.

INSTRUMENTS
www.ti.com

## THERMAL INFORMATION

This PowerPAD ${ }^{\text {M }}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).
For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Top View
NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

## PWP (R-PDSO-G14) PowerPAD ${ }^{T M}$



NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com [http://www.ti.com](http://www.ti.com). Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a $50 \%$ volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Tl under the patents or other intellectual property of TI .
Reproduction of Tl information in Tl data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated Tl product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify Tl and its representatives against any damages arising out of the use of Tl products in such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific Tl products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products |  |
| :--- | :--- |
| Amplifiers |  |
| Data Converters | amplifier.ti.com |
| DSP | dataconverter.ti.com |
| Clocks and Timers | dsp.ti.com |
| Interface | www.ti.com/cocks |
| Logic | nterface.ti.com |
| Power Mgmt | ogic.ti.com |
| Microcontrollers | Dowe.ti.com |
| RFID | nicrocontroler.ti.com |
| RF/IF and ZigBee® Solutions | NWw.ti-rfid.com |
|  |  |


| Applications |  |
| :---: | :---: |
| Audio | www.ti.com/audio |
| Automotive | www.ticom/automotive |
| Broadband | www.ti.com/broadband |
| Digital Control | www.ti.com/digitalcontrol |
| Medical | www.ti.com/medica |
| Military | www.ti.com/military |
| Optical Networking | www.ticom/opticalnetwork |
| Security | www.ti.com/security |
| Telephony | www.ti.com/telephony |
| Video \& Imaging | www.ticom/vided |
| Wireless | www.ti.com/wireless |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2008, Texas Instruments Incorporated

